Re: [PATCH] tools build: replace $(CC) -E with $(CPP) for pre-processing

From: Jiri Olsa
Date: Fri Dec 23 2016 - 05:59:56 EST


On Fri, Dec 23, 2016 at 01:46:42PM +0900, Masahiro Yamada wrote:
> The top-level Makefile defines:
>
> CPP = $(CC) -E

hum, so that'd work for running from top level, but I guess
it fails for compiling from other places..? like tools/perf

jirka

>
> So, $(CC) -E can be replaced with $(CPP) and this makes more sense
> for pre-processing.
>
> Signed-off-by: Masahiro Yamada <yamada.masahiro@xxxxxxxxxxxxx>
> ---
>
> tools/build/Makefile.build | 2 +-
> 1 file changed, 1 insertion(+), 1 deletion(-)
>
> diff --git a/tools/build/Makefile.build b/tools/build/Makefile.build
> index 99c0ccd..4a0ec5c 100644
> --- a/tools/build/Makefile.build
> +++ b/tools/build/Makefile.build
> @@ -65,7 +65,7 @@ quiet_cmd_cxx_o_c = CXX $@
> cmd_cxx_o_c = $(CXX) $(cxx_flags) -c -o $@ $<
>
> quiet_cmd_cpp_i_c = CPP $@
> - cmd_cpp_i_c = $(CC) $(c_flags) -E -o $@ $<
> + cmd_cpp_i_c = $(CPP) $(c_flags) -o $@ $<
>
> quiet_cmd_cc_s_c = AS $@
> cmd_cc_s_c = $(CC) $(c_flags) -S -o $@ $<
> --
> 2.7.4
>