Re: [PATCH] dmaengine: fsl-edma: fix Makefile logic

From: Frank Li
Date: Wed Jan 10 2024 - 19:03:17 EST


On Thu, Jan 11, 2024 at 12:03:42AM +0100, Arnd Bergmann wrote:
> From: Arnd Bergmann <arnd@xxxxxxxx>
>
> A change to remove some unnecessary exports ended up removing some
> necessary ones as well, and caused a build regression by trying to
> link a single source file into two separate modules:

You should fix Kconfig to provent fsl-edma and mcf-edma build at the same
time.

EXPORT_SYMBOL_GPL is not necesary at all.

mcf-edma is quit old. ideally, it should be merged into fsl-edma.

Frank Li
>
> scripts/Makefile.build:243: drivers/dma/Makefile: fsl-edma-common.o is added to multiple modules: fsl-edma mcf-edma
>
> While the two drivers cannot be used on the same CPU architecture,
> building both is still possible for compile testing.
>
> Fixes: 66aac8ea0a6c ("dmaengine: fsl-edma: clean up EXPORT_SYMBOL_GPL in fsl-edma-common.c")
> Signed-off-by: Arnd Bergmann <arnd@xxxxxxxx>
> ---
> drivers/dma/Makefile | 8 ++++----
> drivers/dma/fsl-edma-common.c | 17 +++++++++++++++++
> 2 files changed, 21 insertions(+), 4 deletions(-)
>
> diff --git a/drivers/dma/Makefile b/drivers/dma/Makefile
> index dfd40d14e408..302b7b0fbb8e 100644
> --- a/drivers/dma/Makefile
> +++ b/drivers/dma/Makefile
> @@ -31,10 +31,10 @@ obj-$(CONFIG_DW_AXI_DMAC) += dw-axi-dmac/
> obj-$(CONFIG_DW_DMAC_CORE) += dw/
> obj-$(CONFIG_DW_EDMA) += dw-edma/
> obj-$(CONFIG_EP93XX_DMA) += ep93xx_dma.o
> -obj-$(CONFIG_FSL_DMA) += fsldma.o
> -fsl-edma-objs := fsl-edma-main.o fsl-edma-common.o
> -obj-$(CONFIG_FSL_EDMA) += fsl-edma.o
> -mcf-edma-objs := mcf-edma-main.o fsl-edma-common.o
> +obj-$(CONFIG_FSL_DMA) += fsldma.o fsl-edma-common.o
> +fsl-edma-objs := fsl-edma-main.o
> +obj-$(CONFIG_FSL_EDMA) += fsl-edma.o fsl-edma-common.o
> +mcf-edma-objs := mcf-edma-main.o
> obj-$(CONFIG_MCF_EDMA) += mcf-edma.o
> obj-$(CONFIG_FSL_QDMA) += fsl-qdma.o
> obj-$(CONFIG_FSL_RAID) += fsl_raid.o
> diff --git a/drivers/dma/fsl-edma-common.c b/drivers/dma/fsl-edma-common.c
> index b53f46245c37..05b31985a93b 100644
> --- a/drivers/dma/fsl-edma-common.c
> +++ b/drivers/dma/fsl-edma-common.c
> @@ -67,6 +67,7 @@ void fsl_edma_tx_chan_handler(struct fsl_edma_chan *fsl_chan)
>
> spin_unlock(&fsl_chan->vchan.lock);
> }
> +EXPORT_SYMBOL_GPL(fsl_edma_tx_chan_handler);
>
> static void fsl_edma3_enable_request(struct fsl_edma_chan *fsl_chan)
> {
> @@ -159,6 +160,7 @@ void fsl_edma_disable_request(struct fsl_edma_chan *fsl_chan)
> iowrite8(EDMA_CEEI_CEEI(ch), regs->ceei);
> }
> }
> +EXPORT_SYMBOL_GPL(fsl_edma_disable_request);
>
> static void mux_configure8(struct fsl_edma_chan *fsl_chan, void __iomem *addr,
> u32 off, u32 slot, bool enable)
> @@ -212,6 +214,7 @@ void fsl_edma_chan_mux(struct fsl_edma_chan *fsl_chan,
> else
> mux_configure8(fsl_chan, muxaddr, ch_off, slot, enable);
> }
> +EXPORT_SYMBOL_GPL(fsl_edma_chan_mux);
>
> static unsigned int fsl_edma_get_tcd_attr(enum dma_slave_buswidth addr_width)
> {
> @@ -235,6 +238,7 @@ void fsl_edma_free_desc(struct virt_dma_desc *vdesc)
> fsl_desc->tcd[i].ptcd);
> kfree(fsl_desc);
> }
> +EXPORT_SYMBOL_GPL(fsl_edma_free_desc);
>
> int fsl_edma_terminate_all(struct dma_chan *chan)
> {
> @@ -255,6 +259,7 @@ int fsl_edma_terminate_all(struct dma_chan *chan)
>
> return 0;
> }
> +EXPORT_SYMBOL_GPL(fsl_edma_terminate_all);
>
> int fsl_edma_pause(struct dma_chan *chan)
> {
> @@ -270,6 +275,7 @@ int fsl_edma_pause(struct dma_chan *chan)
> spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
> return 0;
> }
> +EXPORT_SYMBOL_GPL(fsl_edma_pause);
>
> int fsl_edma_resume(struct dma_chan *chan)
> {
> @@ -285,6 +291,7 @@ int fsl_edma_resume(struct dma_chan *chan)
> spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
> return 0;
> }
> +EXPORT_SYMBOL_GPL(fsl_edma_resume);
>
> static void fsl_edma_unprep_slave_dma(struct fsl_edma_chan *fsl_chan)
> {
> @@ -345,6 +352,7 @@ int fsl_edma_slave_config(struct dma_chan *chan,
>
> return 0;
> }
> +EXPORT_SYMBOL_GPL(fsl_edma_slave_config);
>
> static size_t fsl_edma_desc_residue(struct fsl_edma_chan *fsl_chan,
> struct virt_dma_desc *vdesc, bool in_progress)
> @@ -425,6 +433,7 @@ enum dma_status fsl_edma_tx_status(struct dma_chan *chan,
>
> return fsl_chan->status;
> }
> +EXPORT_SYMBOL_GPL(fsl_edma_tx_status);
>
> static void fsl_edma_set_tcd_regs(struct fsl_edma_chan *fsl_chan,
> struct fsl_edma_hw_tcd *tcd)
> @@ -644,6 +653,7 @@ struct dma_async_tx_descriptor *fsl_edma_prep_dma_cyclic(
>
> return vchan_tx_prep(&fsl_chan->vchan, &fsl_desc->vdesc, flags);
> }
> +EXPORT_SYMBOL_GPL(fsl_edma_prep_dma_cyclic);
>
> struct dma_async_tx_descriptor *fsl_edma_prep_slave_sg(
> struct dma_chan *chan, struct scatterlist *sgl,
> @@ -740,6 +750,7 @@ struct dma_async_tx_descriptor *fsl_edma_prep_slave_sg(
>
> return vchan_tx_prep(&fsl_chan->vchan, &fsl_desc->vdesc, flags);
> }
> +EXPORT_SYMBOL_GPL(fsl_edma_prep_slave_sg);
>
> struct dma_async_tx_descriptor *fsl_edma_prep_memcpy(struct dma_chan *chan,
> dma_addr_t dma_dst, dma_addr_t dma_src,
> @@ -762,6 +773,7 @@ struct dma_async_tx_descriptor *fsl_edma_prep_memcpy(struct dma_chan *chan,
>
> return vchan_tx_prep(&fsl_chan->vchan, &fsl_desc->vdesc, flags);
> }
> +EXPORT_SYMBOL_GPL(fsl_edma_prep_memcpy);
>
> void fsl_edma_xfer_desc(struct fsl_edma_chan *fsl_chan)
> {
> @@ -797,6 +809,7 @@ void fsl_edma_issue_pending(struct dma_chan *chan)
>
> spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
> }
> +EXPORT_SYMBOL_GPL(fsl_edma_issue_pending);
>
> int fsl_edma_alloc_chan_resources(struct dma_chan *chan)
> {
> @@ -807,6 +820,7 @@ int fsl_edma_alloc_chan_resources(struct dma_chan *chan)
> 32, 0);
> return 0;
> }
> +EXPORT_SYMBOL_GPL(fsl_edma_alloc_chan_resources);
>
> void fsl_edma_free_chan_resources(struct dma_chan *chan)
> {
> @@ -830,6 +844,7 @@ void fsl_edma_free_chan_resources(struct dma_chan *chan)
> fsl_chan->is_sw = false;
> fsl_chan->srcid = 0;
> }
> +EXPORT_SYMBOL_GPL(fsl_edma_free_chan_resources);
>
> void fsl_edma_cleanup_vchan(struct dma_device *dmadev)
> {
> @@ -841,6 +856,7 @@ void fsl_edma_cleanup_vchan(struct dma_device *dmadev)
> tasklet_kill(&chan->vchan.task);
> }
> }
> +EXPORT_SYMBOL_GPL(fsl_edma_cleanup_vchan);
>
> /*
> * On the 32 channels Vybrid/mpc577x edma version, register offsets are
> @@ -877,5 +893,6 @@ void fsl_edma_setup_regs(struct fsl_edma_engine *edma)
> edma->regs.inth = edma->membase + EDMA64_INTH;
> }
> }
> +EXPORT_SYMBOL_GPL(fsl_edma_setup_regs);
>
> MODULE_LICENSE("GPL v2");
> --
> 2.39.2
>