Re: [PATCH] dt-bindings: nvmem: add binding for QTI SPMI SDAM

From: Rob Herring
Date: Thu Jan 09 2020 - 10:32:03 EST


On Thu, Jan 9, 2020 at 4:57 AM <sthella@xxxxxxxxxxxxxx> wrote:
>
> On 2020-01-08 22:09, Rob Herring wrote:
> > On Tue, Dec 24, 2019 at 11:02:12AM +0530, Shyam Kumar Thella wrote:
> >> QTI SDAM allows PMIC peripherals to access the shared memory that is
> >> available on QTI PMICs. Add documentation for it.
> >>
> >> Signed-off-by: Shyam Kumar Thella <sthella@xxxxxxxxxxxxxx>
> >> ---
> >> .../devicetree/bindings/nvmem/qcom,spmi-sdam.yaml | 79
> >> ++++++++++++++++++++++
> >> 1 file changed, 79 insertions(+)
> >> create mode 100644
> >> Documentation/devicetree/bindings/nvmem/qcom,spmi-sdam.yaml
> >>
> >> diff --git
> >> a/Documentation/devicetree/bindings/nvmem/qcom,spmi-sdam.yaml
> >> b/Documentation/devicetree/bindings/nvmem/qcom,spmi-sdam.yaml
> >> new file mode 100644
> >> index 0000000..8961a99
> >> --- /dev/null
> >> +++ b/Documentation/devicetree/bindings/nvmem/qcom,spmi-sdam.yaml
> >> @@ -0,0 +1,79 @@
> >> +# SPDX-License-Identifier: GPL-2.0
> >
> > Dual license new bindings:
> >
> > (GPL-2.0-only OR BSD-2-Clause)
> >
> > Please spread the word in QCom.
> Sure. I will add Dual license in next patchset.
> >
> >> +%YAML 1.2
> >> +---
> >> +$id: http://devicetree.org/schemas/nvmem/qcom,spmi-sdam.yaml#
> >> +$schema: http://devicetree.org/meta-schemas/core.yaml#
> >> +
> >> +title: Qualcomm Technologies, Inc. SPMI SDAM DT bindings
> >> +
> >> +maintainers:
> >> + - Shyam Kumar Thella <sthella@xxxxxxxxxxxxxx>
> >> +
> >> +description: |
> >> + The SDAM provides scratch register space for the PMIC clients. This
> >> + memory can be used by software to store information or communicate
> >> + to/from the PBUS.
> >> +
> >> +allOf:
> >> + - $ref: "nvmem.yaml#"
> >> +
> >> +properties:
> >> + compatible:
> >> + enum:
> >> + - qcom,spmi-sdam
> >> +
> >> + reg:
> >> + maxItems: 1
> >> +
> >> + "#address-cells":
> >> + const: 1
> >> +
> >> + "#size-cells":
> >> + const: 1
> >
> > ranges? The child addresses should be translateable I assume.
> The addresses are not memory mapped on the CPU's address domain. They
> are the SPMI addresses which can be accessed over SPMI controller.

Doesn't have to be a CPU address. Are the child offsets within the
range defined in the parent 'reg'? If so, then it should have
'ranges'.

> >
> >> +
> >> +required:
> >> + - compatible
> >> + - reg
> >> +
> >> +patternProperties:
> >> + "^.*@[0-9a-f]+$":
> >> + type: object
> >> +
> >> + properties:
> >> + reg:
> >> + maxItems: 1
> >> + description:
> >> + Offset and size in bytes within the storage device.
> >> +
> >> + bits:
> >
> > Needs a type reference.
> Yes. I will add a reference in the next patch set.
> >
> >> + maxItems: 1
> >> + items:
> >> + items:
> >> + - minimum: 0
> >> + maximum: 7
> >> + description:
> >> + Offset in bit within the address range specified by
> >> reg.
> >> + - minimum: 1
> >
> > max is 7?
> I don't think it is limited to 7 as it is the size within the address
> range specified by reg. If the address range is more than a byte size
> can be more.

Then why is the maximum offset 7?

Rob