Re: [RESEND PATCH v4,2/3] arm64: dts: Using standard CCF interface to set vcodec clk

From: Matthias Brugger
Date: Thu Feb 14 2019 - 07:21:50 EST




On 14/02/2019 03:24, Yunfei Dong wrote:
> Using standard CCF interface to set vdec/venc parent clk
> and clk rate.
>
> Signed-off-by: Yunfei Dong <yunfei.dong@xxxxxxxxxxxx>
> Signed-off-by: Qianqian Yan <qianqian.yan@xxxxxxxxxxxx>
> ---

now pushed to v5.1-next/dts64

Thanks,
Matthias

> arch/arm64/boot/dts/mediatek/mt8173.dtsi | 13 +++++++++++++
> 1 file changed, 13 insertions(+)
>
> diff --git a/arch/arm64/boot/dts/mediatek/mt8173.dtsi b/arch/arm64/boot/dts/mediatek/mt8173.dtsi
> index 412ffd4..126d11e 100644
> --- a/arch/arm64/boot/dts/mediatek/mt8173.dtsi
> +++ b/arch/arm64/boot/dts/mediatek/mt8173.dtsi
> @@ -1305,6 +1305,15 @@
> "vencpll",
> "venc_lt_sel",
> "vdec_bus_clk_src";
> + assigned-clocks = <&topckgen CLK_TOP_VENC_LT_SEL>,
> + <&topckgen CLK_TOP_CCI400_SEL>,
> + <&topckgen CLK_TOP_VDEC_SEL>,
> + <&apmixedsys CLK_APMIXED_VCODECPLL>,
> + <&apmixedsys CLK_APMIXED_VENCPLL>;
> + assigned-clock-parents = <&topckgen CLK_TOP_VCODECPLL_370P5>,
> + <&topckgen CLK_TOP_UNIVPLL_D2>,
> + <&topckgen CLK_TOP_VCODECPLL>;
> + assigned-clock-rates = <0>, <0>, <0>, <1482000000>, <800000000>;
> };
>
> larb1: larb@16010000 {
> @@ -1370,6 +1379,10 @@
> "venc_sel",
> "venc_lt_sel_src",
> "venc_lt_sel";
> + assigned-clocks = <&topckgen CLK_TOP_VENC_SEL>,
> + <&topckgen CLK_TOP_VENC_LT_SEL>;
> + assigned-clock-parents = <&topckgen CLK_TOP_VENCPLL_D2>,
> + <&topckgen CLK_TOP_UNIVPLL1_D2>;
> };
>
> vencltsys: clock-controller@19000000 {
>