Re: [PATCH V2 16/19] csky: SMP support

From: Guo Ren
Date: Fri Jul 06 2018 - 09:22:33 EST


On Fri, Jul 06, 2018 at 11:39:32AM +0200, Peter Zijlstra wrote:
> On Fri, Jul 06, 2018 at 02:07:40PM +0800, Guo Ren wrote:
>
> > > Please explain those mb()'s... I'm thinking you meant to use smp_mb().
> > Yes, smp_mb(). Current smp_mb()&mb() is the same: sync.is.
> >
> > In next version patch, I'll seperate smp_mb() and mb() and use ld/st.barrier
> > instead of sync.is. Sync.is is expensive that it flush cpu's pipeline.
>
> I'll second my own call for documentation, because now there's three
> memory ordering instructions:
>
> "SYNC", "SYNC.IS" and "LD/ST.BARRIER"
>
> None of which have yet been explained.
In C-SKY there are:

sync: completion barrier
sync.s: completion barrier and shareable to other cores
sync.i: completion barrier with flush cpu pipeline
sync.is: completion barrier with flush cpu pipeline and shareable to other cores

bar.brwarw: ordering barrier for all load/store instructions before it
bar.brwarws: ordering barrier for all load/store instructions before it and shareable to other cores
bar.brar: ordering barrier for all load instructions before it
bar.brars: ordering barrier for all load instructions before it and shareable to other cores
bar.bwaw: ordering barrier for all store instructions before it
bar.bwaws: ordering barrier for all store instructions before it and shareable to other cores